TSTP Solution File: ARI541_1 by cvc5---1.0.5

View Problem - Process Solution

%------------------------------------------------------------------------------
% File     : cvc5---1.0.5
% Problem  : ARI541_1 : TPTP v8.2.0. Released v5.0.0.
% Transfm  : none
% Format   : tptp:raw
% Command  : do_cvc5 %s %d

% Computer : n025.cluster.edu
% Model    : x86_64 x86_64
% CPU      : Intel(R) Xeon(R) CPU E5-2620 v4 2.10GHz
% Memory   : 8042.1875MB
% OS       : Linux 3.10.0-693.el7.x86_64
% CPULimit : 300s
% WCLimit  : 300s
% DateTime : Wed May 29 16:34:04 EDT 2024

% Result   : Theorem 0.20s 0.53s
% Output   : Proof 0.20s
% Verified : 
% SZS Type : -

% Comments : 
%------------------------------------------------------------------------------
%----WARNING: Could not form TPTP format derivation
%------------------------------------------------------------------------------
%----ORIGINAL SYSTEM OUTPUT
% 0.04/0.13  % Problem    : ARI541_1 : TPTP v8.2.0. Released v5.0.0.
% 0.04/0.14  % Command    : do_cvc5 %s %d
% 0.13/0.35  % Computer : n025.cluster.edu
% 0.13/0.35  % Model    : x86_64 x86_64
% 0.13/0.35  % CPU      : Intel(R) Xeon(R) CPU E5-2620 v4 @ 2.10GHz
% 0.13/0.35  % Memory   : 8042.1875MB
% 0.13/0.35  % OS       : Linux 3.10.0-693.el7.x86_64
% 0.13/0.35  % CPULimit   : 300
% 0.13/0.35  % WCLimit    : 300
% 0.13/0.35  % DateTime   : Mon May 27 05:25:39 EDT 2024
% 0.13/0.35  % CPUTime    : 
% 0.20/0.50  %----Proving TF0_ARI
% 0.20/0.53  --- Run --finite-model-find --decision=internal at 15...
% 0.20/0.53  % SZS status Theorem for /export/starexec/sandbox/tmp/tmp.lf5gy72mrc/cvc5---1.0.5_14018.smt2
% 0.20/0.53  % SZS output start Proof for /export/starexec/sandbox/tmp/tmp.lf5gy72mrc/cvc5---1.0.5_14018.smt2
% 0.20/0.53  (assume a0 (not (>= (- (* (- 18) (- 4))) (- 75))))
% 0.20/0.53  (assume a1 true)
% 0.20/0.53  (step t1 (cl (not (= (not (>= (- (* (- 18) (- 4))) (- 75))) false)) (not (not (>= (- (* (- 18) (- 4))) (- 75)))) false) :rule equiv_pos2)
% 0.20/0.53  (step t2 (cl (= (- (* (- 18) (- 4))) (* (- 1) (* (- 18) (- 4))))) :rule all_simplify)
% 0.20/0.53  (step t3 (cl (= (- 1) (- 1))) :rule refl)
% 0.20/0.53  (step t4 (cl (= (* (- 18) (- 4)) 72)) :rule all_simplify)
% 0.20/0.53  (step t5 (cl (= (* (- 1) (* (- 18) (- 4))) (* (- 1) 72))) :rule cong :premises (t3 t4))
% 0.20/0.53  (step t6 (cl (= (* (- 1) 72) (- 72))) :rule all_simplify)
% 0.20/0.53  (step t7 (cl (= (* (- 1) (* (- 18) (- 4))) (- 72))) :rule trans :premises (t5 t6))
% 0.20/0.53  (step t8 (cl (= (- (* (- 18) (- 4))) (- 72))) :rule trans :premises (t2 t7))
% 0.20/0.53  (step t9 (cl (= (- 75) (- 75))) :rule refl)
% 0.20/0.53  (step t10 (cl (= (>= (- (* (- 18) (- 4))) (- 75)) (>= (- 72) (- 75)))) :rule cong :premises (t8 t9))
% 0.20/0.53  (step t11 (cl (= (>= (- 72) (- 75)) true)) :rule all_simplify)
% 0.20/0.53  (step t12 (cl (= (>= (- (* (- 18) (- 4))) (- 75)) true)) :rule trans :premises (t10 t11))
% 0.20/0.53  (step t13 (cl (= (not (>= (- (* (- 18) (- 4))) (- 75))) (not true))) :rule cong :premises (t12))
% 0.20/0.53  (step t14 (cl (= (not true) false)) :rule all_simplify)
% 0.20/0.53  (step t15 (cl (= (not (>= (- (* (- 18) (- 4))) (- 75))) false)) :rule trans :premises (t13 t14))
% 0.20/0.53  (step t16 (cl false) :rule resolution :premises (t1 t15 a0))
% 0.20/0.53  (step t17 (cl (not false)) :rule false)
% 0.20/0.53  (step t18 (cl) :rule resolution :premises (t16 t17))
% 0.20/0.53  
% 0.20/0.53  % SZS output end Proof for /export/starexec/sandbox/tmp/tmp.lf5gy72mrc/cvc5---1.0.5_14018.smt2
% 0.20/0.53  % cvc5---1.0.5 exiting
% 0.20/0.53  % cvc5---1.0.5 exiting
%------------------------------------------------------------------------------